

# OCTAL TRANSPARENT LATCH WITH 3-STATE OUTPUTS; OCTAL D-TYPE FLIP-FLOP WITH 3-STATE OUTPUT

The SN54/74LS373 consists of eight latches with 3-state outputs for bus organized system applications. The flip-flops appear transparent to the data (data changes asynchronously) when Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the setup times is latched. Data appears on the bus when the Output Enable (OE) is LOW. When OE is HIGH the bus output is in the high impedance state.

The SN54/74LS374 is a high-speed, low-power Octal D-type Flip-Flop featuring separate D-type inputs for each flip-flop and 3-state outputs for bus oriented applications. A buffered Clock (CP) and Output Enable (OE) is common to all flip-flops. The SN54/74LS374 is manufactured using advanced Low Power Schottky technology and is compatible with all Motorola TTL families.

- Eight Latches in a Single Package
- · 3-State Outputs for Bus Interfacing
- · Hysteresis on Latch Enable
- Edge-Triggered D-Type Inputs
- Buffered Positive Edge-Triggered Clock
- Hysteresis on Clock Input to Improve Noise Margin
- Input Clamp Diodes Limit High Speed Termination Effects

...par e.a...p =...ace =.....r ...g.. epeca .e......a..e.. =...e

|                                                         | <del></del>                                                                                                        |                                              | (                                                |
|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------|
|                                                         |                                                                                                                    | HIGH                                         | LOW                                              |
| D <sub>0</sub> -D <sub>7</sub><br>LE<br><u>CP</u><br>OE | Data Inputs Latch Enable (Active HIGH) Input Clock (Active HIGH going edge) Input Output Enable (Active LOW) Input | 0.5 U.L.<br>0.5 U.L.<br>0.5 U.L.<br>0.5 U.L. | 0.25 U.L.<br>0.25 U.L.<br>0.25 U.L.<br>0.25 U.L. |
| 00-07                                                   | Outputs (Note b)                                                                                                   | 65 (25) U.L.                                 | 15 (7.5) U.L.                                    |

#### NOTES

**PIN NAMES** 

- a) 1 TTL Units Load (U.L.) = 40  $\mu$ A HIGH/1.6 mA LOW.
- b) The Output LOW drive factor is 7.5 U.L. for Military (54) and 25 U.L. for Commercial (74) Temperature Ranges. The Output HIGH drive factor is 25 U.L. for Military (54) and 65 U.L. for Commercial (74) Temperature Ranges.

# SN54/74LS373 SN54/74LS374

OCTAL TRANSPARENT LATCH WITH 3-STATE OUTPUTS; OCTAL D-TYPE FLIP-FLOP WITH 3-STATE OUTPUT

LOW POWER SCHOTTKY



#### **CONNECTION DIAGRAM DIP** (TOP VIEW)

LOADING (Note a)

# V<sub>CC</sub> O<sub>7</sub> D<sub>7</sub> D<sub>6</sub> O<sub>6</sub> O<sub>5</sub> D<sub>5</sub> D<sub>4</sub> O<sub>4</sub> LE 20 19 18 17 16 15 14 13 12 11 1 2 3 4 5 6 7 8 9 10 OE O<sub>0</sub> D<sub>0</sub> D<sub>1</sub> O<sub>1</sub> O<sub>2</sub> D<sub>2</sub> D<sub>3</sub> O<sub>3</sub> GND

SN54/74LS373

NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.



SN54/74LS374

### SN54/74LS373 • SN54/74LS374

#### **TRUTH TABLE**

LS373

| D <sub>n</sub> | LE | OE | On             |
|----------------|----|----|----------------|
| Н              | Н  | L  | Н              |
| L              | Н  | L  | L              |
| Х              | L  | L  | Q <sub>0</sub> |
| Х              | Х  | Н  | Z*             |

| D <sub>n</sub> | LE | OE | On |
|----------------|----|----|----|
| Н              | ۲  | L  | Н  |
| L              | 4  | L  | L  |
| Х              | Х  | Н  | Z* |

V<sub>CC</sub> = PIN 20 GND = PIN 10

= PIN NUMBERS

LS374

H = HIGH Voltage Level

L = LOW Voltage Level X = Immaterial

Z = High Impedance

#### **LOGIC DIAGRAMS**

#### SN54LS/74LS373



#### SN54LS/74LS374



#### **GUARANTEED OPERATING RANGES**

| Symbol | Parameter                           |          | Min         | Тур        | Max          | Unit |
|--------|-------------------------------------|----------|-------------|------------|--------------|------|
| VCC    | Supply Voltage                      | 54<br>74 | 4.5<br>4.75 | 5.0<br>5.0 | 5.5<br>5.25  | V    |
| TA     | Operating Ambient Temperature Range | 54<br>74 | -55<br>0    | 25<br>25   | 125<br>70    | °C   |
| ЮН     | Output Current — High               | 54<br>74 |             |            | -1.0<br>-2.6 | mA   |
| loL    | Output Current — Low                | 54<br>74 |             |            | 12<br>24     | mA   |

<sup>\*</sup> Note: Contents of flip-flops unaffected by the state of the Output Enable input (OE).

#### SN54/74LS373 • SN54/74LS374

#### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

|                 |                                |    | Limits |       |      |      |                                                |                                                             |  |
|-----------------|--------------------------------|----|--------|-------|------|------|------------------------------------------------|-------------------------------------------------------------|--|
| Symbol          | Parameter                      |    | Min    | Тур   | Max  | Unit | Tes                                            | t Conditions                                                |  |
| VIH             | Input HIGH Voltage             |    | 2.0    |       |      | V    | Guaranteed Input HIGH Voltage for All Inputs   |                                                             |  |
| V <sub>IL</sub> | Input LOW Voltage              | 54 |        |       | 0.7  | V    | Guaranteed Input                               | LOW Voltage for                                             |  |
| VIL.            | Input LOVV Voltage             | 74 |        |       | 0.8  | ľ    | All Inputs                                     |                                                             |  |
| VIK             | Input Clamp Diode Voltage      |    |        | -0.65 | -1.5 | ٧    | V <sub>CC</sub> = MIN, I <sub>IN</sub> =       | –18 mA                                                      |  |
| Vou             | Output HIGH Voltage            | 54 | 2.4    | 3.4   |      | V    | V <sub>CC</sub> = MIN, I <sub>OH</sub>         | = MAX, V <sub>IN</sub> = V <sub>IH</sub>                    |  |
| VOH             | Output HIGH Voltage            | 74 | 2.4    | 3.1   |      | V    | or V <sub>IL</sub> per Truth T                 | able                                                        |  |
| Voi             | Outside OM/Vallana             |    |        | 0.25  | 0.4  | ٧    | I <sub>OL</sub> = 12 mA                        | $V_{CC} = V_{CC} MIN,$ $V_{IN} = V_{IL} \text{ or } V_{IH}$ |  |
| VOL             | Output LOW Voltage             | 74 |        | 0.35  | 0.5  | ٧    | I <sub>OL</sub> = 24 mA                        | per Truth Table                                             |  |
| lozh            | Output Off Current HIGH        |    |        |       | 20   | μΑ   | V <sub>CC</sub> = MAX, V <sub>Ol</sub>         | <sub>JT</sub> = 2.7 V                                       |  |
| lozL            | Output Off Current LOW         |    |        |       | -20  | μΑ   | V <sub>CC</sub> = MAX, V <sub>Ol</sub>         | <sub>T</sub> = 0.4 V                                        |  |
| l               | In sect I II O I I O compared  |    |        |       | 20   | μΑ   | V <sub>CC</sub> = MAX, V <sub>IN</sub>         | = 2.7 V                                                     |  |
| lіН             | Input HIGH Current             |    |        |       | 0.1  | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0 V |                                                             |  |
| I <sub>IL</sub> | Input LOW Current              |    |        |       | -0.4 | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.4 V |                                                             |  |
| los             | Short Circuit Current (Note 1) |    | -30    |       | -130 | mA   | V <sub>CC</sub> = MAX                          |                                                             |  |
| Icc             | Power Supply Current           |    |        |       | 40   | mA   | V <sub>CC</sub> = MAX                          |                                                             |  |

Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.

#### AC CHARACTERISTICS (T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5.0 V)

|                                      |                                      |     | Limits   |          |       |          |          |      |                                        |
|--------------------------------------|--------------------------------------|-----|----------|----------|-------|----------|----------|------|----------------------------------------|
|                                      |                                      |     | LS373    |          | LS374 |          | LS374    |      |                                        |
| Symbol                               | Parameter                            | Min | Тур      | Max      | Min   | Тур      | Max      | Unit | Test Conditions                        |
| fMAX                                 | Maximum Clock Frequency              |     |          |          | 35    | 50       |          | MHz  |                                        |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay,<br>Data to Output |     | 12<br>12 | 18<br>18 |       |          |          | ns   | C: 45 pF                               |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Clock or Enable to Output            |     | 20<br>18 | 30<br>30 |       | 15<br>19 | 28<br>28 | ns   | $C_L$ = 45 pF,<br>$R_L$ = 667 $\Omega$ |
| <sup>t</sup> PZH<br><sup>t</sup> PZL | Output Enable Time                   |     | 15<br>25 | 28<br>36 |       | 20<br>21 | 28<br>28 | ns   |                                        |
| <sup>t</sup> PHZ<br><sup>t</sup> PLZ | Output Disable Time                  |     | 12<br>15 | 20<br>25 |       | 12<br>15 | 20<br>25 | ns   | C <sub>L</sub> = 5.0 pF                |

#### AC SETUP REQUIREMENTS (TA = 25°C VCC = 5.0 V)

|                |                   | Limits |     |     |     |      |
|----------------|-------------------|--------|-----|-----|-----|------|
|                |                   | LS     | 373 | LS  | 374 |      |
| Symbol         | Parameter         | Min    | Max | Min | Max | Unit |
| tw             | Clock Pulse Width | 15     |     | 15  |     | ns   |
| t <sub>S</sub> | Setup Time        | 5.0    |     | 20  |     | ns   |
| t <sub>h</sub> | Hold Time         | 20     |     | 0   |     | ns   |

#### **DEFINITION OF TERMS**

SETUP TIME  $(t_S)$  — is defined as the minimum time required for the correct logic level to be present at the logic input prior to LE transition from HIGH-to-LOW in order to be recognized and transferred to the outputs.

 $\mbox{HOLD TIME}\ (t_h)$  — is defined as the minimum time following the LE transition from HIGH-to-LOW that the logic level must be maintained at the input in order to ensure continued recognition.

## SN54/74LS373

#### **AC WAVEFORMS**



Figure 1



1.3 V tPZH
1.3 V
VOH
VOH
0.5 V

Figure 3

#### **AC LOAD CIRCUIT**



Figure 4

#### **SWITCH POSITIONS**

| SYMBOL           | SW1    | SW2    |
|------------------|--------|--------|
| <sup>t</sup> PZH | Open   | Closed |
| <sup>t</sup> PZL | Closed | Open   |
| <sup>t</sup> PLZ | Closed | Closed |
| tpH7             | Closed | Closed |

## SN54/74LS374

#### **AC WAVEFORMS**



Figure 5





Figure 7

#### **AC LOAD CIRCUIT**



Figure 8

#### **SWITCH POSITIONS**

| SYMBOL           | SW1    | SW2    |
|------------------|--------|--------|
| <sup>t</sup> PZH | Open   | Closed |
| tPZL             | Closed | Open   |
| t <sub>PLZ</sub> | Closed | Closed |
| tpH7             | Closed | Closed |